# Lab 5 Report

Leanorine Lorenzana-Garcia

EC 413, Professor Herbordt

| Introduction           | 2 |
|------------------------|---|
| Design                 | 2 |
| Stage 1                | 3 |
| N-Bit Register File    | 3 |
| Stage 2                | 4 |
| MUX and ALU            | 6 |
| Stage 3                | 7 |
| Test Bench of Pipeline | 8 |
| Design Heirarch        | 8 |

## **Introduction:**

The purpose of Lab 5 is to build, debug, and test a 4-stage 32-bit pipelined datapath in Verilog. We were provided files for the n-bit register, an n-bit demux, an n-bit register file, a D Flip-Flop. Using these files and our files from Lab 5, where we built an ALU, we were tasked with creating Verilog modules for each stage of the datapath and a top module that instantiates all of these components to create the total pipeline. With each module, we were to also create testbenches and test cases to ensure that each stage and component worked properly. Lastly, in order to ensure our datapath was working, we were to create paper test cases and test by passing 32-bit instruction sequences into our datapath and ensuring that the register values for each individual stage matched the register values in our CPU.

#### Design (myPipeline.v):



We were given the design diagram below in which we were supposed to use to create our pipeline. For each stage of the pipeline we created our own modules that we eventually used in our top module. Our top module, myPipeline.v instantiates S1\_Reg.v, nbit register file.v, S2 Reg.v, myALU.v, and S3 Reg.v.

# Stage 1 (S1\_reg.v):



For Stage 1 we created a S1\_reg.v module that takes in clk, rst, and a 32-bit input instruction, InstrIn, as its inputs. We have the following output registers, which are set on the positive edge of the clock, two 5-bit read select registers (S1\_ReadSelect1 and S1\_ReadSelect2), a 16-bit immediate register (S1\_IMM), a 1-bit data source register (S1\_DataSource), a 3-bit ALU Operation code register (S1\_ALUOP), a 5-bit write select register (S1\_WriteSelect), and a 1-bit write enable register (S1\_WriteEnable). The S1\_ReadSelect1 is defined as bits 20 to 16 of the InstrIn and S1\_ReadSelect2 is defined as bits 15 to 11 of the input InstrIn. Our immediate value, S1\_IMM, in the case of an

I-type instruction is equivalent to bits 15 to 0 of the instruction input. The S1\_DataSource tells us where the instruction type is an R-type (0) or an I-type(1) and is found in bit 29 of the instruction Input. The ALU Operation code S1\_ALUOP is found in bits 28 to 26 of the instruction input and tells the ALU which operation to perform on the data contained in the two read select registers. S1\_WriteSelect is defined by bits 25 to 21 of the instruction input and specifies what register the output of the ALU operation goes to. The S1\_WriteEnable is set to 1 and this allows the contents of the write select register to be updated.

### N-Bit Register File (nbit register file.v):

This module is a register file that takes the a 32-bit write data (write\_data) that contains the value of the output from the ALU operation. It has two 5-bit read select outputs from the S1\_Reg\_module (read\_sel\_1 and read\_sel\_2). In addition, a 5-bit write select (write\_address) which contains the value from stage 3 S3\_Reg\_WriteSelect.

An input of a 1-bit write enable (RegWrite) from the S3\_Reg\_module,

S3\_Reg\_WriteEnable. The outputs are two 5-bit read data outputs from the S1\_Reg
module (read\_data\_1 and read\_datal\_2). The write\_data\_input contains the 32 bit value that is going to be written to the write\_address\_register if the RegWrite\_input is 1.

When we instantiate the register file, all 32-bit registers are initialized to 10 times the register number. For example, registerfile[2] = 2\* 10.

## Stage 2 (S2 Reg.v):



For Stage 2 we created a S2\_reg.v module that takes in clk, rst, two 32-bit read data registers (Reg\_ReadData1 and Reg\_ReadData2), the immediate value from stage 1 (S1\_Imm), the data source from stage 1 (S1\_DataSrc), a 3-bit ALU operation from stage 1 (S1\_ALUOp), a 1-bit write enable from stage 1 (S1\_WriteEnable). We have the following output registers, which are set on the positive edge of the clock, two 5-bit read data registers (S1\_ReadData1 and S1\_ReadData2), a 16-bit immediate register (S2\_Imm), a 1-bit data source register (S2\_DataSrc), a 3-bit ALU Operation code register (S2\_ALUOp), a 5-bit write select register (S2\_WriteSelect), and a 1-bit write enable register (S2\_WriteEnable).

The S2\_ReadData1 is defined as the input Reg\_ReadData1 and likewise for S2\_ReadData2 with Reg\_ReadData2. Our immediate value, S2\_Imm is set to S1\_Imm.

The data source for stage 2, S2\_DataSrc, is set to S1\_DataSrc. Our ALU operation from stage 1 is stored in S2 ALUOp. Our write select from stage 1 is passed into

S2\_WriteSelect. Lastly, the write enable for stage 2, S2\_WriteEnable, is set to S1 WriteEnable.

#### MUX and ALU (myALU. v):

The multiplexer takes the 32-bit value of Read Data 2 (S2\_Mux\_ReadData2), a 16-bit immediate (S2\_Mux\_Imm), and the 1-bit data source output from the S2\_Reg module (S2\_Mux\_DataSrc) as its inputs and stores the selected value into a 32-bit register R3. Using behavioral verilog, the mux will output S2\_Mux\_ReadData2 if S2\_Mux\_DataSrc is 0 meaning that the instruction is an R-type. If S2\_Mux\_DataSrc is 1 it will output the immediate value S2\_Mux\_Imm because the instruction is an I-type.



The ALU component comes from lab 5 takes the following inputs: 32-bit register R2 that contains ReadData1 from stage 2, a 32-bit register R3 that contains the output of the multiplexer, and the 3-bit ALU Operation code from stage 2. The ALU then uses a mux to select the specified operation (MOV, NOT, ADD, SUB, OR, AND, or SLT) based on the imputed

value from the 3-bit ALU Operation code. The ALU will then run the specified function and output the 32-bit result into R1 which will eventually be output in Stage 3 of the pipeline.

# Stage 3 (S3 Reg.v):



Stage 3 of the pipeline is written in the S3\_Reg.v module. It takes in the following inputs: clk, rst, the 32 bit result of the ALU operation (R1), a 5-bit write select from stage 2 (S2\_WriteSelect), a 1 bit write enable from stage 2 (S2\_WriteEnable). It has a 32-bit output register ALUOUT which is set to the value of R1, the result of the ALU Operation. A 5-bit write select, S3\_WriteSelect, which is set to the S2\_WriteSelect. Lastly S3\_WriteEnable is set to S2\_WriteEnable.



# <u>Test Bench of Pipeline (Lab5 Pipeline Test.v):</u>

Our Lab5\_Pipeline\_Test.v module is the testbench we used to verify that our pipeline worked properly. In this module, we instantiated our top-level module myPipeline so we could test.. After performing a global reset we began to pass a series of 32-bit instruction sequences provided to us in Pipeline\_test.v to the datapath, with 10 time units between inputting each instruction.

### **Design Hierarchy:**

```
Lab5_Pipeline_Test.v

myPipeline.v

S1_Reg.v

nbit_register_file.v

S2_Reg.v

myALU.v

S3_Reg.v
```